# Simple Fabrication Technique for Field-Effect Transistor Array Using As-Grown Single-Walled Carbon Nanotubes

Shinya Aikawa<sup>1,2</sup>, Erik Einarsson<sup>1,3</sup>, Taiki Inoue<sup>1</sup>, Rong Xiang<sup>1</sup>, Shohei Chiashi<sup>1</sup>, Junichiro Shiomi<sup>1</sup>, Eiichi Nishikawa<sup>2</sup>, and Shigeo Maruyama<sup>1\*</sup>

<sup>1</sup>Department of Mechanical Engineering, The University of Tokyo, 7-3-1 Hongo, Bunkyo-ku,

Tokyo 113-8656, Japan

<sup>2</sup>Department of Electrical Engineering, Tokyo University of Science, 1-3 Kagurazaka, Shinjuku, Tokyo 162-8601, Japan

<sup>3</sup>Global Center of Excellence for Mechanical Systems Innovation, The University of Tokyo, 7-3-1 Hongo, Bunkyo-ku, Tokyo 113-8656, Japan

## Abstract

A carbon nanotube field-effect transistor (CNT-FET) is a promising candidate for future electronic devices, however, the fabrication process is still challenging. We propose a simple fabrication technique for CNT-FET arrays using as-grown single-walled CNTs (SWNTs) as the gate channel. In this study, a hydrophobic self-assembled monolayer (SAM) was used to restrict the catalyst-supporting area after fabrication of an electrode array. Since it is known that droplets are trapped at rough edges of a hydrophobic surface, liquid-based catalyst deposition followed by alcohol catalytic CVD produced SWNTs that grew only at the corners of electrode edges. *I-V* characterization of FETs with a 40  $\mu$ m-channel width showed that 98% of the fabricated devices were electrically connected and more than 50% were functional FETs ( $I_{ON}/I_{OFF} > 10^2$ ). We also investigate the sheet

<sup>\*</sup> Corresponding Author: Shigeo Maruyama

TEL: +81-3-5841-6421, FAX: +81-3-5800-6983, E-mail: maruyama@photon.t.u-tokyo.ac.jp

resistance of as-synthesized SWNT film.

#### **1. Introduction**

A single-walled carbon nanotube (SWNT) is one of the most attractive materials because of its quasi-one-dimensional (1D) structure and chilarity-dependent electronic properties (i.e., metallic or semiconducting). Particularly in the small diameter regime, carrier scattering is suppressed; hence ballistic transport and high carrier mobility (i.e. high-speed operation) can be realized.<sup>1,2)</sup> A carbon nanotube field-effect transistor (CNT-FET) with SWNT channel is therefore a promising candidate for future electronic applications. Various types of CNT-FET based devices such as non-volatile memory,<sup>3)</sup> optoelectronic emitters,<sup>4)</sup> bio sensors,<sup>5)</sup> pressure sensors,<sup>6)</sup> etc. have been reported. In order to integrate these devices on a chip, position-controlled growth of SWNTs is essential. By using conventional techniques including lithography, metal deposition, and lift-off, SWNTs are locally synthesized for device fabrication.<sup>7,8)</sup> Although such processes may work well, many steps are involved and there are limitation on the catalysts that can be deposited using a dry process.

We have recently reported site-selective growth of SWNTs via dip-coating and alcohol catalytic CVD (ACCVD) by controlling the wettability of substrate surface.<sup>9)</sup> Because the catalyst solution does not wet a surface functionalized by a hydrophobic self-assembled monolayer (SAM), patterned growth of SWNTs can be obtained. This method is compatible with scalable and cost-effective liquid-based catalyst preparation. Furthermore, development and lift-off processes are not required. This technique is indeed simple, but when there is roughness on the substrate, even if the surface is fully covered by SAM, droplets are trapped there and SWNTs would grow from those rough areas. This phenomenon has been well known as a problem occurring during a Si wafer drying process.<sup>10)</sup> In semiconductor production, it has been tried to completely remove water-marks, which the remaining droplets create, by improvement of the drying method and/or by hydrophilicity of the substrate surface.<sup>10-13)</sup>

In this study, we focused the "corner effect" mentioned above, which current Si-CMOS processes try to avoid, and realized facile fabrication of FETs using as-grown SWNTs by selective supporting of catalyst at electrode edges. Other than ref. 9, we know of no other reports using a wet process for local catalyst deposition, which can be useful for CNT-FET fabrication. Here we discuss how catalyst deposits onto the electrode edge, as well as the electrical properties of these as-grown SWNT-FETs synthesized by alcohol CVD. We also investigated the sheet resistance of as-grown SWNTs film, which are formed when the substrate surface is not modified by SAM.

#### 2. Device Fabrication

A thermally oxidized p-type Si wafer ( $t_{ox}$ : 600 nm) was used as a substrate. The electrode array was firstly patterned on the substrate using photolithography, metal deposition (Pd/Au), and lift-off processes. An optical micrograph of the fabricated array is shown in Fig. 1. The electrode gap for all configurations was fixed at 5 µm. The thicknesses of the Pd and Au layers, which were prepared using a thermal evaporator (ULVAC VPC-260F) with quartz crystal thickness meter (CRTM-6000), were 15 nm and 50 nm, respectively. The substrate with electrodes was subjected to oxygen plasma (100 W, 100 Pa) for ashing organic contaminants, and was then submerged for 15 min in a tolueneoctadecyltrichlorosilane (OTS) to form a hydrophobic surface. The volumetric ratio of toluene to OTS is 500 to 1. Dip-coating<sup>14)</sup> and ACCVD<sup>15)</sup> were performed for SWNTs synthesis. The catalyst was supported at the electrode edge on the substrate, which was dip-coated into a Co acetate solution (0.01 wt% dissolved in ethanol) and was withdrawn slowly. The catalyst was oxidized by annealing the dip-coated substrate in air at 400 °C, and was then reduced in a flowing Ar/H<sub>2</sub> mixture (3% H<sub>2</sub>, 300 sccm flow rate, 40 kPa) during heating of the CVD chamber. When the chamber reached 800 °C, the Ar/H<sub>2</sub> flow was stopped and SWNTs were synthesized by supplying ethanol vapor at 1.3 kPa (10 Torr) for 10 min. The details of SWNT synthesis procedures have been described in previous reports.<sup>16-18)</sup>

After SWNTs synthesis, the devices were characterized by a semiconductor parameter analyzer system (Agilent 4156C) and scanning electron microscopy (SEM; Hitachi S-4800, acceleration voltage at 1 kV). SEM observation was carried out after measuring the FET properties in order to avoid any damage to the SWNTs by electron irradiation,<sup>19)</sup> which could result in an obvious change

4

in the electronic properties<sup>20)</sup>. The Si substrate was used as a back-gate electrode, and all electrical measurements were performed at room temperature under ambient conditions.

#### 3. Results and Discussion

By using a wet process for catalyst preparation (e.g. dip- or spin-coating), a catalyst solution was supported only along the electrode edges as shown in Fig. 2(a). Because droplets do not remain on a super-hydrophobic OTS-SAM surface<sup>9)</sup> no SWNT growth is observed in the SAM-covered regions. In contrast, catalyst can be entirely deposited on the surface that has not been functionalized by OTS. The effectiveness of SAM surface coverage by a liquid-based catalyst preparation is shown later. The SEM image shown in Fig. 2(b) clearly indicates that SWNTs were locally grown only from electrode edges. Because OTS-SAM can only form on an OH-terminated surface, the wettability of the electrode surface differs from that of the modified SiO<sub>2</sub> surface. We assume, therefore, that droplets were physically adsorbed at the electrode corner where different surface energies exist, leading to the formation of catalyst regions for SWNT synthesis. A catalyst layer may also be deposited on the electrode, however, it is difficult to obtain SWNTs on a metal substrate,<sup>21,22</sup>, thus no growth was observed. This implies that SWNTs were locally grown from the SiO<sub>2</sub> surface only at the electrode edge. It has also been reported that SWNTs can be grown from inactive metals,<sup>23)</sup> but if dip-coating is not performed no SWNTs are grown under our experimental conditions, confirming that the deposited Au and Pd for electrodes did not catalyze SWNT synthesis. Therefore, SWNT growth from the electrode edge suggests that catalyst solution was trapped there. While, one possibility is that the catalyst particles attach to the residual resist at the electrode edge and SWNTs were site-selectively grown from the edge, however, since the substrate was carefully washed by hot acetone after lift-off and was also ashed by oxygen plasma before SAM formation, no residual resist should remain. Furthermore, adhesion of catalyst particles on the residual resist is highly unlikely because the resist would dissolve in the ethanol-based dip-coat solution.

Figure 3 shows the I-V characteristics of a fabricated device operated at room temperature under

ambient conditions. Typical semiconducting (black dots) and metallic (red dots) properties were shown in the output characteristics (a) and the transfer characteristics (b). The ON-state resistance  $(R_{ON})$  of the semiconducting and metallic devices estimated from Fig. 3(a) are 3.0 M $\Omega$  and 240 k $\Omega$ , respectively, which are relatively high. In particular, the  $R_{ON}$  of the FET with depletable drain current is about 100 times larger than that of the Pd-contacted CNT-FET<sup>24</sup>, even though our devices are also Pd-contacted. This might be due to the contact geometry between channel SWNT and the metal electrode. If our devices are end-contacted, the contact resistance should be high, as opposed to the SWNT-embedded configuration, which increases the effective contact area between the channel and the electrode.<sup>25</sup> Another possibility is that the contact between the channel SWNT and the electrode was insufficient because SWNTs were grown from the electrode edge but not on the electrode.

When the channel was composed of a semiconducting SWNT, a device with unipolar *p*-type behavior, for which electrical conductivity is strongly suppressed at positive gate voltages and is highly enhanced at negative gate voltages, is obtained with a large  $I_{ON}/I_{OFF}$  ratio of more than 10<sup>6</sup> as shown in Fig. 3(b). While the drain current is independent of the gate voltage, the existence of metallic SWNTs is recognized. From these *I-V* characteristics in Fig. 3, it is expected that the gate channel is formed by one or two nanotube contacts between electrodes. We assume that a well-contacted channel among bridging SWNTs forms a conducting path. In fact, although a maximum ON-state current of metallic devices is about six times higher than that of semiconducting FETs, the difference is much lower compared with a thin film channel (shown later).

In order to fabricate a CNT-FET array, we investigate the probability of bridging SWNTs between electrodes with different channel widths of 20  $\mu$ m and 40  $\mu$ m (Fig. 1). As shown in Fig. 4, in the case of 20- $\mu$ m channel width, a drain current ( $I_D$ ) was detected in 58% of the devices. The remaining 42% of the device was electrically disconnected. However, this does not mean no SWNT were grown between electrodes. We confirmed the existence of SWNTs in the electrode regions.

When the wider electrode (W = 40  $\mu$ m) was used, the yield achieved as high as 98% among 60 measured devices, however, the  $I_{on}/I_{off}$  ratio decreased. This should be attributed to the presence of metallic SWNTs, since the probability of contact between SWNTs and electrode increases.

We analyzed the fabricated devices acting as functional FETs, which means  $I_D$  depletes at the positive gate bias ( $V_{GS}$ ) and the  $I_{ON}/I_{OFF}$  ratio is more than 100. Based on this criteria, resultant yields of functional FETs attained were 77% and 52.5% for electrode widths W = 20 µm and 40 µm, respectively. This yield is much better than previous works reporting fabrication of FET arrays using as-grown SWNTs.<sup>26,27)</sup> As discussed above, the number of electrically connected devices depended on the electrode shape. Although our devices have the same channel length and width as those in ref. 27, the reason for the higher yield in our case might be due to our lack of post-processing; electrode fabrication after SWNT growth may induce significant damage. Based on this we assume that post-processing-free fabrication methods can achieve higher device yields. Further study is needed to quantify any damage induced by processing after SWNT synthesis.

Finally, we show the effectiveness of using surface wettability to control the catalyst loading using a wet-process, and investigate the sheet resistance of as-grown SWNT thin films. We prepared substrates with and without SAM, and dip- or spin-coated (3000 rpm, 30 s) a catalyst solution onto the substrates. Figure 5 shows SEM images after ACCVD using the substrates prepared under the following conditions: dip-coating with SAM (a), spin-coating with SAM (b), dip-coating without SAM (c), and spin-coating without SAM (d). From these SEM images, we do not find any obvious differences between dip- and spin-coating. However, when the surface was functionalized by OTS-SAM, SWNTs were locally grown from the electrode edge. On the other hand, a SWNT thin film was uniformly grown over the unmodified substrate surface. We measured the sheet resistance by the two-terminal method of the as-grown SWNT thin film formed between electrodes. The resultant resistances are, as shown in Fig. 6, 36.2 k $\Omega/\Box$  (dip-coat) and 39.2 k $\Omega/\Box$  (spin-coat), respectively. Even if the contact resistance between SWNT film and metal electrode is

considered, depending on the measurement methods, these values roughly correspond to the inplane sheet resistance of a vertically-aligned SWNT film (25.9 k $\Omega/\Box$ ),<sup>28)</sup> which was measured by the four-probe method.

#### 4. Conclusions

We have demonstrated CNT-FETs utilizing as-grown SWNTs can be easily fabricated using a liquid-based catalyst deposition method. SWNTs were found to grow only from the electrode edge after functionalizing the substrate surface using OTS-SAM, followed by catalyst loading by dip- or spin-coating. This was performed after fabrication of the electrode array, eliminating the need for post-processing of the SWNTs. Characterization of the SWNT-FETs showed that, for a channel width of 40 µm, 98% of 60 devices were electrically connected, and more than 50% of these devices worked as functional FETs. The localized catalyst supporting method presented here will provide easy batch fabrication of CNT-FET arrays, and may realize large-scale integration of CNT-FET based devices. We believe that the yield of functional FETs can be increased by optimization of channel width and length,<sup>29)</sup> or by plasma-enhanced CVD, which is possible to synthesize quasi-semiconducting SWNTs.<sup>30)</sup> It is also expected that the sheet resistance of as-grown SWNT thin film can be easily characterized since SWNTs were uniformly grown on the substrate when SAM was not used.

#### Acknowledgements

Part of this work was financially supported by Grants-in-Aid for Scientific Research (19054003 and 22246023), NEDO (Japan), 'Development of Nanoelectronic Device Technology' of NEDO, and Global COE Program 'Global Center for Excellence for Mechanical Systems Innovation'. One of the authors (SA) was financially supported by a JSPS Fellowship (21-1436). This work is also

supported by VLSI Design and Education Center (VDEC), The University of Tokyo with the collaboration with Cadence Corporation.

### References

- 1) C. Dekker: Phys. Today 52 (1999) No. 5, 22.
- 2) P. L. McEuen, M. S. Fuhrer, and H. K. Park: IEEE Trans. Nanotechnol. 1 (2002) 78.
- 3) M. Radosavljević, M. Freitag, K. V. Thadani, and A. T. Johnson: Nano Lett. 2 (2002) 761.
- 4) N. M. Gabor, Z. Zhong, K. Bosnick, J. Park, and P. L. McEuen: Science 325 (2009) 1367.
- 5) K. Maehashi, T. Katsura, K. Kerman, Y. Takamura, K. Matsumoto, and E. Tamiya: Anal. Chem. **79** (2007) 782.
- 6) C. Stampfer, T. Helbling, D. Obergfell, B. Schöberle, M. K. Tripp, A. Jungen, S. Roth, V. M.

Bright, and C. Hierold: Nano Lett. 6 (2006) 233.

- 7) H. T. Soh, C. F. Quate, A. F. Morpurgo, C. M. Marcus, J. Kong, and H. Dai: Appl. Phys. Lett. 75 (1999) 627.
- Y. Ohno, S. Iwatsuki, T. Hiraoka, T. Okazaki, S. Kishimoto, K. Maezawa, H. Shinohara, and T. Mizutani: Jpn. J. Appl. Phys. 42 (2003) 4116.
- R. Xiang, T. Wu, E. Einarsson, Y. Suzuki, Y. Murakami, J. Shiomi, and S. Maruyama: J. Am. Chem. Soc. 131 (2009) 10344.
- 10) J. G. Park and M. F. Pas: J. Electrochem. Soc. 142 (1995) 2028.
- 11) J. G. Park, J. H. Han, S. H. Kim, and S. H. Lee: Mater. Res. Soc. Symp. Proc. 477 (1997) 513.
- 12) J. Lauerhaas, P. W. Mertens, W. Fyen, K. Kenis, M. Meuris, T. Nicolosi, M. Bran, B. Fraser, C. Franklin, Y. Wu, and M. Heyns: Proc. Int. Symp. Semiconductor Manufacturing, 2000, p. 157.
- 13) Y. J. Kang, B. K. Kang, I. K. Kim, J. G. Park, Y. K. Hong, S. Y. Han, S. K. Yun, B. U. Yoon, and C. K. Hong: Mater. Res. Soc. Symp. Proc. **991** (2007) 0991-C09-06.
- 14) Y. Murakami, Y. Miyauchi, S. Chiashi, and S. Maruyama: Chem. Phys. Lett. 377 (2003) 49.
- S. Maruyama, R. Kojima, Y. Miyauchi, S. Chiashi, and M. Kohno: Chem. Phys. Lett. 360 (2002) 229.
- Y. Murakami, S. Chiashi, Y. Miyauchi, M. H. Hu, M. Ogura, T. Okubo, and S. Maruyama: Chem. Phys. Lett. 385 (2004) 298.
- 17) S. Maruyama, E. Einarsson, Y. Murakami, and T. Edamura: Chem. Phys. Lett. 403 (2005) 320.
- 18) E. Einarsson, M. Kadowaki, K. Ogura, J. Okawa, R. Xiang, Z. Zhang, Y. Yamamoto, Y. Ikuhara, and S. Maruyama: J. Nanosci. Nanotechnol. 8 (2008) 6093.
- 19) S. Suzuki and Y. Kobayashi: Chem. Phys. Lett. 430 (2006) 370.
- K. Kanzaki, S. Suzuki, H. Inokawa, Y. Ono, A. Vijayaraghavan, and Y. Kobayashi: J. Appl. Phys. 101 (2007) 034317.
- 21) R. Xiang, G. Luo, Z. Yang, Q. Zhang, W. Qian, and F. Wei: Nanotechnology 18 (2007) 415703.

- 22) A. Cao, X. Zhang, C. Xu, J. Liang, D. Wu, and B. Wei: Appl. Surf. Sci. 181 (2001) 234.
- 23) D. Takagi, Y. Homma, H. Hibino, S. Suzuki, and Y. Kobayashi: Nano Lett. 6 (2006) 2642.
- 24) A. Javey, J. Guo, Q. Wang, M. Lundstrom, and H. Dai: Nature 424 (2003) 654.
- 25) N. Nemec, D. Tománek, and G. Cuniberti: Phys. Rev. Lett. 96, (2006) 076802.
- 26) Y. C. Tseng, P. Q. Xuan, A. Javey, R. Malloy, Q. Wang, J. Bokor, and H. Dai: Nano Lett. 4 (2004) 123.
- I. Martin-Fernandez, M. Sansa, M.J. Esplandiu, E. Lora-Tamayo, F. Perez-Murano, and P. Godignon: Microelectron. Eng. 87 (2010) 1554.
- 28) C. T. Lin, C. Y. Lee, T. S. Chin, K. Ishikawa, R. Xiang, J. Shiomi, and S. Maruyama: submitted to Carbon.
- 29) C. Kocabas, N. Pimparkar, O. Yesilyurt, S. J. Kang, M. A. Alam, and J. A. Rogers: Nano Lett. 7 (2007) 1195.
- 30) T. Mizutani, H. Ohnaka, Y. Okigawa, S. Kishimoto, and Y. Ohno: J. Appl. Phys. 106 (2009) 073705.

#### **Figure captions**

Fig. 1. Optical micrograph of fabricated device array. Electrodes having channel widths of 20  $\mu$ m and 40  $\mu$ m were used in this study.

**Fig. 2.** (a) Schematic diagram of the possible catalyst deposition mechanism. (b) A typical SEM image after CVD shows SWNTs were selectively grown from the electrode edge.

**Fig. 3.** Electrical properties of semiconducting (black) and metallic (red) devices. All back-gated FETs were operated at room temperature under ambient conditions. (a) Output characteristics,  $V_{DS}$  and  $V_{GS}$  were applied from 0 V to -15 V and +10 V to -10 V with a -2 V step in both cases. (b) Transfer characteristics at  $V_{DS} = -10$  V.

**Fig. 4.**  $I_{ON}/I_{OFF}$  distribution of FETs with different channel widths. The yield achieved as high as 58% (W = 20 µm) and 98% (W = 40 µm), respectively, among 60 measured devices.

**Fig. 5.** SEM images after SWNT synthesis on substrates prepared under different conditions: (a) dip-coating with SAM; (b) spin-coating with SAM; (c) dip-coating without SAM; (d) spin-coating without SAM. Scale bars are 10 μm.

**Fig. 6.** The sheet resistance of as-grown SWNT thin films prepared by dip-coating (black) and spin-coating (red).

# Figures



Fig. 1







Fig. 3











