## Facile Fabrication and Characterization of a Field Effect Transistor using As-grown Single-Walled Carbon Nanotubes

•Shinya Aikawa<sup>1,2</sup>, Rong Xiang<sup>1</sup>, Erik Einarsson<sup>1</sup>, Junichiro Shiomi<sup>1</sup>, Eiichi Nishikawa<sup>2</sup> and Shigeo Maruyama<sup>1</sup>

<sup>1</sup>Department of Mechanical Engineering, The University of Tokyo, 7-3-1 Hongo, Bunkyo-ku, Tokyo 113-8656, Japan <sup>2</sup>Department of Electrical Engineering, Tokyo University of Science, 1-3 Kagurazaka, Shinjuku, Tokyo 162-8601, Japan

A single-walled carbon nanotube (SWNT) with small diameter (1-2 nm) is one of the most promising materials for application as an electron transporter, owing to its quasi one-dimensional structure. A carbon nanotube field effect transistor (CNT-FET) having an SWNT as its gate channel has been particularly investigated as a favorable nanoscale device for next-generation electronics [e.g., 1]. However, in most previous reports SWNTs were dispersed or transported during the device fabrication process, which may induce significant damage and/or doping of the SWNTs. A CNT-FET consisting of as-grown high-quality SWNTs may be obtained by depositing electrodes on as-grown SWNTs, but fabrication of fine structures (e.g., channel width < 1  $\mu$ m) is still challenging.

Recently we succeeded in restricting the catalyst-coating area by patterning a self-assembled monolayer (SAM) on a Si substrate [2]. The growth location in this process can be precisely controlled down to 10 nm. This method has two primary advantages compared with conventional MEMS techniques (e.g., lift-off). Firstly, since the SAM surface is very hydrophobic it is possible to easily prepare substrates using a scalable liquid-based dip-coating method for catalyst deposition [3]. Secondly, the SAM can also be patterned with high resolution (~10 nm) using the electron beam of a scanning electron microscope (SEM), which makes the patterning process visible. A back-gate-type CNT-FET with an as-grown SWNT bridge and pre-deposited source and drain electrodes was fabricated using this method. The CNT-FET fabrication process is as follows. After SAM formation on a SiO<sub>2</sub>/Si substrate with pre-patterned electron beam. Catalyst was then deposited by dip-coating the substrate into a Co solution, and SWNTs were grown by ACCVD [4]. The *I-V* characteristics were measured using the Si substrate as a back-gate. Here we discuss the fabrication process and measured properties of the device.

[1] S. J. Tans et al., Nature **393**, 49 (1998).

[2] R. Xiang et al., submitted.

[3] Y. Murakami et al., Chem. Phys. Lett. 377, 49 (2003).

[4] S. Maruyama et al., Chem. Phys. Lett. 360, 229 (2002).

Corresponding Author: Shigeo Maruyama

TEL: +81-3-5841-6421, FAX: +81-3-5800-6983, E-mail: maruyama@photon.t.u-tokyo.ac.jp